UT24VE-TRC module registers v1

Hardware UT24VE

Module: UT24VE-TRC

Registers are 16 bit width. 32-bit and 64-bit data is packed as following:

Reg #

64-bit word

0x70

bits 15:0

0x71

bits 31:16

0x72

bits 47:32

0x73

bits 63:48

Register I/O

Top level, 0x0000 - 0x7FFF

Address range

Module

0x0040 - 0x005F

M-Link CSR

0x1000 - 0x1FFF

PHY TRIG System registers

0x2000 - 0x200F

Event Readout Controller

0x3000 - 0x301F

White Rabbit Status Registers

0x7000 - 0x70FF

SPI_NOR_Flash_Programmer (SDB)

0x7C00 - 0x7FFF

SDB


PHY TRIG System registers

Base address - 0x1000, address mask - 0x0FFF.

PHY TRIG System registers, 0x0000 - 0x0FFF

Address range

Module

0x0000 - 0x001F

Core registers

0x0200 - 0x027F

Channel registers

0x0300 - 0x033F

Spill Control Module (SDB)

0x0500 - 0x050F

Event memory

0x0600 - 0x07FF

Input Hit Coutners after delay

0x0800 - 0x09FF

before/after fail counters

0x0A00 - 0x0BFF

Input Hit Coutners after reduction


Core registers

Base address - 0x0000, address mask - 0x001F.


Channel registers

Base address - 0x0200, address mask - 0x007F.

......


Event memory

Base address - 0x0500, address mask - 0x000F.


Input Hit Coutners after delay

Base address - 0x0600, address mask - 0x01FF.

address

Hit up conditions

0x000-0x03F

xOff

0x040-0x07F

~xOff

0x080-0x0BF

xOff & Run

0x0C0-0x0FF

~xOff & Run

0x100-0x13F

xOff & Spill

0x140-0x17F

~xOff & Spill

0x180-0x1BF

xOff & Run & Spill

0x1C0-0x1FF

~xOff & Run & Spill

xOff = from the end of Match Win till L1

Defenition of each section is the same as in U40VE-RC module registers v2.0 (Counters registers)


before/after fail counters

Base address - 0x0800, address mask - 0x01FF.

address

Description

0x000-0x03F

Before error Counters

0x040-0x07F

After error Counters


Input Hit Coutners after reduction

Base address - 0x0A00, address mask - 0x01FF.

address

Hit up conditions

0x000-0x03F

xOff

0x040-0x07F

~xOff

0x080-0x0BF

xOff & Run

0x0C0-0x0FF

~xOff & Run

0x100-0x13F

xOff & Spill

0x140-0x17F

~xOff & Spill

0x180-0x1BF

xOff & Run & Spill

0x1C0-0x1FF

~xOff & Run & Spill

xOff = from the end of Match Win till L1

Defenition of each section is the same as in U40VE-RC module registers v2.0 (Counters registers)


Event Readout Controller


MLinkRegisters

UT24VE-TRC-Registers (last edited 2022-08-03 15:59:28 by islepnev)