ADC64WR - MPD Trigger Registers

Registers are 16 bit width. 32-bit and 64-bit data is packed as following:

Reg #

64-bit word

0x70

bits 15:0

0x71

bits 31:16

0x72

bits 47:32

0x73

bits 63:48

Register Map

Address range

Module

00h ~ 7Fh

CSR

80h ~ FFh

ADC static compensation

100h ~ 17Fh

Crosspoint switch

180h ~ 1FFh

Trigger groups thresholds


CSR

local base address - 00h, address mask - 7Fh


ADC static compensation

local base address - 80h, address mask - 7Fh


Crosspoint switch

local base address - 100h, address mask - 7Fh

Crosspoint Switch

* SDB Device ID 0x5e03c11a

Register Map

  • 00h - Identification 3d1ca270, 32 bits, RO static

  • 02h - reserved
  • 03h - reserved
  • 04h - Number of input channels, RO static

  • 05h - Number of output channels, RO static

  • 06h - Input to output selector array address, RO static

  • 07h~0Fh - reserved

Array of input to output selectors registers

  • All registers are R/W

  • Number of registers equal to number of output channels

  • Local address of register defines number of output channel

  • Data value written to register defines number of input channel


Trigger groups thresholds

local base address - 180h, address mask - 7Fh


ADC64 ADC

ADC64WR_MPD_Trig_Registers (last edited 2024-08-20 07:04:41 by Sav)